Примеры кода для A-C4E6E10.
You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.
 
 
 
 
 
 

364 lines
30 KiB

Analysis & Synthesis report for template
Sat Apr 24 03:42:16 2021
Quartus Prime Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Analysis & Synthesis Summary
3. Analysis & Synthesis Settings
4. Parallel Compilation
5. Analysis & Synthesis Source Files Read
6. Analysis & Synthesis Resource Usage Summary
7. Analysis & Synthesis Resource Utilization by Entity
8. Registers Removed During Synthesis
9. General Register Statistics
10. Post-Synthesis Netlist Statistics for Top Partition
11. Elapsed Time Per Partition
12. Analysis & Synthesis Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 2020 Intel Corporation. All rights reserved.
Your use of Intel Corporation's design tools, logic functions
and other software and tools, and any partner logic
functions, and any output files from any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Intel Program License
Subscription Agreement, the Intel Quartus Prime License Agreement,
the Intel FPGA IP License Agreement, or other applicable license
agreement, including, without limitation, that your use is for
the sole purpose of programming logic devices manufactured by
Intel and sold by Intel or its authorized distributors. Please
refer to the applicable agreement for further details, at
https://fpgasoftware.intel.com/eula.
+----------------------------------------------------------------------------------+
; Analysis & Synthesis Summary ;
+------------------------------------+---------------------------------------------+
; Analysis & Synthesis Status ; Successful - Sat Apr 24 03:42:16 2021 ;
; Quartus Prime Version ; 20.1.1 Build 720 11/11/2020 SJ Lite Edition ;
; Revision Name ; template ;
; Top-level Entity Name ; template ;
; Family ; Cyclone IV E ;
; Total logic elements ; 16 ;
; Total combinational functions ; 15 ;
; Dedicated logic registers ; 5 ;
; Total registers ; 5 ;
; Total pins ; 17 ;
; Total virtual pins ; 0 ;
; Total memory bits ; 0 ;
; Embedded Multiplier 9-bit elements ; 0 ;
; Total PLLs ; 0 ;
+------------------------------------+---------------------------------------------+
+------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Settings ;
+------------------------------------------------------------------+--------------------+--------------------+
; Option ; Setting ; Default Value ;
+------------------------------------------------------------------+--------------------+--------------------+
; Device ; EP4CE10E22C8 ; ;
; Top-level entity name ; template ; template ;
; Family name ; Cyclone IV E ; Cyclone V ;
; Use smart compilation ; Off ; Off ;
; Enable parallel Assembler and Timing Analyzer during compilation ; On ; On ;
; Enable compact report table ; Off ; Off ;
; Restructure Multiplexers ; Auto ; Auto ;
; Create Debugging Nodes for IP Cores ; Off ; Off ;
; Preserve fewer node names ; On ; On ;
; Intel FPGA IP Evaluation Mode ; Enable ; Enable ;
; Verilog Version ; Verilog_2001 ; Verilog_2001 ;
; VHDL Version ; VHDL_1993 ; VHDL_1993 ;
; State Machine Processing ; Auto ; Auto ;
; Safe State Machine ; Off ; Off ;
; Extract Verilog State Machines ; On ; On ;
; Extract VHDL State Machines ; On ; On ;
; Ignore Verilog initial constructs ; Off ; Off ;
; Iteration limit for constant Verilog loops ; 5000 ; 5000 ;
; Iteration limit for non-constant Verilog loops ; 250 ; 250 ;
; Add Pass-Through Logic to Inferred RAMs ; On ; On ;
; Infer RAMs from Raw Logic ; On ; On ;
; Parallel Synthesis ; On ; On ;
; DSP Block Balancing ; Auto ; Auto ;
; NOT Gate Push-Back ; On ; On ;
; Power-Up Don't Care ; On ; On ;
; Remove Redundant Logic Cells ; Off ; Off ;
; Remove Duplicate Registers ; On ; On ;
; Ignore CARRY Buffers ; Off ; Off ;
; Ignore CASCADE Buffers ; Off ; Off ;
; Ignore GLOBAL Buffers ; Off ; Off ;
; Ignore ROW GLOBAL Buffers ; Off ; Off ;
; Ignore LCELL Buffers ; Off ; Off ;
; Ignore SOFT Buffers ; On ; On ;
; Limit AHDL Integers to 32 Bits ; Off ; Off ;
; Optimization Technique ; Balanced ; Balanced ;
; Carry Chain Length ; 70 ; 70 ;
; Auto Carry Chains ; On ; On ;
; Auto Open-Drain Pins ; On ; On ;
; Perform WYSIWYG Primitive Resynthesis ; Off ; Off ;
; Auto ROM Replacement ; On ; On ;
; Auto RAM Replacement ; On ; On ;
; Auto DSP Block Replacement ; On ; On ;
; Auto Shift Register Replacement ; Auto ; Auto ;
; Allow Shift Register Merging across Hierarchies ; Auto ; Auto ;
; Auto Clock Enable Replacement ; On ; On ;
; Strict RAM Replacement ; Off ; Off ;
; Allow Synchronous Control Signals ; On ; On ;
; Force Use of Synchronous Clear Signals ; Off ; Off ;
; Auto RAM Block Balancing ; On ; On ;
; Auto RAM to Logic Cell Conversion ; Off ; Off ;
; Auto Resource Sharing ; Off ; Off ;
; Allow Any RAM Size For Recognition ; Off ; Off ;
; Allow Any ROM Size For Recognition ; Off ; Off ;
; Allow Any Shift Register Size For Recognition ; Off ; Off ;
; Use LogicLock Constraints during Resource Balancing ; On ; On ;
; Ignore translate_off and synthesis_off directives ; Off ; Off ;
; Timing-Driven Synthesis ; On ; On ;
; Report Parameter Settings ; On ; On ;
; Report Source Assignments ; On ; On ;
; Report Connectivity Checks ; On ; On ;
; Ignore Maximum Fan-Out Assignments ; Off ; Off ;
; Synchronization Register Chain Length ; 2 ; 2 ;
; Power Optimization During Synthesis ; Normal compilation ; Normal compilation ;
; HDL message level ; Level2 ; Level2 ;
; Suppress Register Optimization Related Messages ; Off ; Off ;
; Number of Removed Registers Reported in Synthesis Report ; 5000 ; 5000 ;
; Number of Swept Nodes Reported in Synthesis Report ; 5000 ; 5000 ;
; Number of Inverted Registers Reported in Synthesis Report ; 100 ; 100 ;
; Clock MUX Protection ; On ; On ;
; Auto Gated Clock Conversion ; Off ; Off ;
; Block Design Naming ; Auto ; Auto ;
; SDC constraint protection ; Off ; Off ;
; Synthesis Effort ; Auto ; Auto ;
; Shift Register Replacement - Allow Asynchronous Clear Signal ; On ; On ;
; Pre-Mapping Resynthesis Optimization ; Off ; Off ;
; Analysis & Synthesis Message Level ; Medium ; Medium ;
; Disable Register Merging Across Hierarchies ; Auto ; Auto ;
; Resource Aware Inference For Block RAM ; On ; On ;
+------------------------------------------------------------------+--------------------+--------------------+
+------------------------------------------+
; Parallel Compilation ;
+----------------------------+-------------+
; Processors ; Number ;
+----------------------------+-------------+
; Number detected on machine ; 8 ;
; Maximum allowed ; 4 ;
; ; ;
; Average used ; 1.00 ;
; Maximum used ; 4 ;
; ; ;
; Usage by Processor ; % Time Used ;
; Processor 1 ; 100.0% ;
; Processors 2-4 ; 0.0% ;
+----------------------------+-------------+
+-----------------------------------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Source Files Read ;
+----------------------------------+-----------------+------------------------------------+-------------------------------------------------------+---------+
; File Name with User-Entered Path ; Used in Netlist ; File Type ; File Name with Absolute Path ; Library ;
+----------------------------------+-----------------+------------------------------------+-------------------------------------------------------+---------+
; template.bdf ; yes ; User Block Diagram/Schematic File ; /home/zen/a-c4e6e10_exemple/AHDL_test/template.bdf ; ;
; template.tdf ; yes ; User AHDL File ; /home/zen/a-c4e6e10_exemple/AHDL_test/template.tdf ; ;
; 7seg_driver.tdf ; yes ; User AHDL File ; /home/zen/a-c4e6e10_exemple/AHDL_test/7seg_driver.tdf ; ;
; test.tdf ; yes ; User AHDL File ; /home/zen/a-c4e6e10_exemple/AHDL_test/test.tdf ; ;
; 7seg_driver.inc ; yes ; Auto-Found AHDL File ; /home/zen/a-c4e6e10_exemple/AHDL_test/7seg_driver.inc ; ;
+----------------------------------+-----------------+------------------------------------+-------------------------------------------------------+---------+
+--------------------------------------------------------------------------------+
; Analysis & Synthesis Resource Usage Summary ;
+---------------------------------------------+----------------------------------+
; Resource ; Usage ;
+---------------------------------------------+----------------------------------+
; Estimated Total logic elements ; 16 ;
; ; ;
; Total combinational functions ; 15 ;
; Logic element usage by number of LUT inputs ; ;
; -- 4 input functions ; 3 ;
; -- 3 input functions ; 6 ;
; -- <=2 input functions ; 6 ;
; ; ;
; Logic elements by mode ; ;
; -- normal mode ; 15 ;
; -- arithmetic mode ; 0 ;
; ; ;
; Total registers ; 5 ;
; -- Dedicated logic registers ; 5 ;
; -- I/O registers ; 0 ;
; ; ;
; I/O pins ; 17 ;
; ; ;
; Embedded Multiplier 9-bit elements ; 0 ;
; ; ;
; Maximum fan-out node ; LED_7seg_driver:inst|switcher[0] ;
; Maximum fan-out ; 10 ;
; Total fan-out ; 78 ;
; Average fan-out ; 1.44 ;
+---------------------------------------------+----------------------------------+
+-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Resource Utilization by Entity ;
+----------------------------+---------------------+---------------------------+-------------+--------------+---------+-----------+------+--------------+--------------------------------+-----------------+--------------+
; Compilation Hierarchy Node ; Combinational ALUTs ; Dedicated Logic Registers ; Memory Bits ; DSP Elements ; DSP 9x9 ; DSP 18x18 ; Pins ; Virtual Pins ; Full Hierarchy Name ; Entity Name ; Library Name ;
+----------------------------+---------------------+---------------------------+-------------+--------------+---------+-----------+------+--------------+--------------------------------+-----------------+--------------+
; |template ; 15 (0) ; 5 (0) ; 0 ; 0 ; 0 ; 0 ; 17 ; 0 ; |template ; template ; work ;
; |LED_7seg_driver:inst| ; 15 (15) ; 5 (5) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; |template|LED_7seg_driver:inst ; LED_7seg_driver ; work ;
+----------------------------+---------------------+---------------------------+-------------+--------------+---------+-----------+------+--------------+--------------------------------+-----------------+--------------+
Note: For table entries with two numbers listed, the numbers in parentheses indicate the number of resources of the given type used by the specific entity alone. The numbers listed outside of parentheses indicate the total resources of the given type used by the specific entity and all of its sub-entities in the hierarchy.
+----------------------------------------------------------------------------------------+
; Registers Removed During Synthesis ;
+----------------------------------------+-----------------------------------------------+
; Register name ; Reason for Removal ;
+----------------------------------------+-----------------------------------------------+
; LED_7seg_driver:inst|in_buf[7][3] ; Stuck at GND due to stuck port data_in ;
; LED_7seg_driver:inst|in_buf[7][2] ; Stuck at GND due to stuck port data_in ;
; LED_7seg_driver:inst|in_buf[7][1] ; Stuck at GND due to stuck port data_in ;
; LED_7seg_driver:inst|in_buf[7][0] ; Stuck at GND due to stuck port data_in ;
; LED_7seg_driver:inst|in_buf[6][2] ; Stuck at GND due to stuck port data_in ;
; LED_7seg_driver:inst|in_buf[6][1] ; Stuck at GND due to stuck port data_in ;
; LED_7seg_driver:inst|in_buf[6][0] ; Stuck at GND due to stuck port data_in ;
; LED_7seg_driver:inst|in_buf[5][2] ; Stuck at GND due to stuck port data_in ;
; LED_7seg_driver:inst|in_buf[5][1] ; Stuck at GND due to stuck port data_in ;
; LED_7seg_driver:inst|in_buf[5][0] ; Stuck at GND due to stuck port data_in ;
; LED_7seg_driver:inst|in_buf[4][3] ; Stuck at GND due to stuck port data_in ;
; LED_7seg_driver:inst|in_buf[4][1] ; Stuck at GND due to stuck port data_in ;
; LED_7seg_driver:inst|in_buf[4][0] ; Stuck at GND due to stuck port data_in ;
; LED_7seg_driver:inst|in_buf[3][3] ; Stuck at GND due to stuck port data_in ;
; LED_7seg_driver:inst|in_buf[3][1] ; Stuck at GND due to stuck port data_in ;
; LED_7seg_driver:inst|in_buf[3][0] ; Stuck at GND due to stuck port data_in ;
; LED_7seg_driver:inst|in_buf[2][1] ; Stuck at GND due to stuck port data_in ;
; LED_7seg_driver:inst|in_buf[2][0] ; Stuck at GND due to stuck port data_in ;
; LED_7seg_driver:inst|in_buf[1][1] ; Stuck at GND due to stuck port data_in ;
; LED_7seg_driver:inst|in_buf[1][0] ; Stuck at GND due to stuck port data_in ;
; LED_7seg_driver:inst|in_buf[0][3] ; Stuck at GND due to stuck port data_in ;
; LED_7seg_driver:inst|in_buf[0][2] ; Stuck at GND due to stuck port data_in ;
; LED_7seg_driver:inst|in_buf[0][0] ; Stuck at GND due to stuck port data_in ;
; LED_7seg_driver:inst|in_buf[1][2] ; Merged with LED_7seg_driver:inst|in_buf[0][1] ;
; LED_7seg_driver:inst|in_buf[1][3] ; Merged with LED_7seg_driver:inst|in_buf[0][1] ;
; LED_7seg_driver:inst|in_buf[2][2] ; Merged with LED_7seg_driver:inst|in_buf[0][1] ;
; LED_7seg_driver:inst|in_buf[2][3] ; Merged with LED_7seg_driver:inst|in_buf[0][1] ;
; LED_7seg_driver:inst|in_buf[3][2] ; Merged with LED_7seg_driver:inst|in_buf[0][1] ;
; LED_7seg_driver:inst|in_buf[4][2] ; Merged with LED_7seg_driver:inst|in_buf[0][1] ;
; LED_7seg_driver:inst|in_buf[5][3] ; Merged with LED_7seg_driver:inst|in_buf[0][1] ;
; LED_7seg_driver:inst|in_buf[6][3] ; Merged with LED_7seg_driver:inst|in_buf[0][1] ;
; Total Number of Removed Registers = 31 ; ;
+----------------------------------------+-----------------------------------------------+
+------------------------------------------------------+
; General Register Statistics ;
+----------------------------------------------+-------+
; Statistic ; Value ;
+----------------------------------------------+-------+
; Total registers ; 5 ;
; Number of registers using Synchronous Clear ; 0 ;
; Number of registers using Synchronous Load ; 0 ;
; Number of registers using Asynchronous Clear ; 0 ;
; Number of registers using Asynchronous Load ; 0 ;
; Number of registers using Clock Enable ; 0 ;
; Number of registers using Preset ; 0 ;
+----------------------------------------------+-------+
+-----------------------------------------------------+
; Post-Synthesis Netlist Statistics for Top Partition ;
+-----------------------+-----------------------------+
; Type ; Count ;
+-----------------------+-----------------------------+
; boundary_port ; 17 ;
; cycloneiii_ff ; 5 ;
; plain ; 5 ;
; cycloneiii_lcell_comb ; 16 ;
; normal ; 16 ;
; 0 data inputs ; 1 ;
; 1 data inputs ; 1 ;
; 2 data inputs ; 5 ;
; 3 data inputs ; 6 ;
; 4 data inputs ; 3 ;
; ; ;
; Max LUT depth ; 2.00 ;
; Average LUT depth ; 1.43 ;
+-----------------------+-----------------------------+
+-------------------------------+
; Elapsed Time Per Partition ;
+----------------+--------------+
; Partition Name ; Elapsed Time ;
+----------------+--------------+
; Top ; 00:00:00 ;
+----------------+--------------+
+-------------------------------+
; Analysis & Synthesis Messages ;
+-------------------------------+
Info: *******************************************************************
Info: Running Quartus Prime Analysis & Synthesis
Info: Version 20.1.1 Build 720 11/11/2020 SJ Lite Edition
Info: Processing started: Sat Apr 24 03:42:07 2021
Info: Command: quartus_map --read_settings_files=on --write_settings_files=off template -c template
Warning (18236): Number of processors has not been specified which may cause overloading on shared machines. Set the global assignment NUM_PARALLEL_PROCESSORS in your QSF to an appropriate value for best performance.
Info (20030): Parallel compilation is enabled and will use 4 of the 4 processors detected
Warning (12019): Can't analyze file -- file ../../../Рабочий стол/a-c4e6e10_exemple/AHDL_test/template.bdf is missing
Info (12021): Found 1 design units, including 1 entities, in source file template.bdf
Info (12023): Found entity 1: template
Warning (287002): Group MSB D7 overrides BIT0 = LSB in actual or default Options Statement File: /home/zen/a-c4e6e10_exemple/AHDL_test/template.tdf Line: 4
Warning (287002): Group MSB D3 overrides BIT0 = LSB in actual or default Options Statement File: /home/zen/a-c4e6e10_exemple/AHDL_test/template.tdf Line: 4
Warning (287002): Group MSB dig7 overrides BIT0 = LSB in actual or default Options Statement File: /home/zen/a-c4e6e10_exemple/AHDL_test/template.tdf Line: 5
Warning (287017): Group is used as "D[7..0]" and defined using a different range order ("D[0..7]") File: /home/zen/a-c4e6e10_exemple/AHDL_test/template.tdf Line: 20
Warning (287017): Group is used as "D[3..0]" and defined using a different range order ("D[0..3]") File: /home/zen/a-c4e6e10_exemple/AHDL_test/template.tdf Line: 20
Warning (287013): Variable or input pin "decoder_out" is defined but never used. File: /home/zen/a-c4e6e10_exemple/AHDL_test/template.tdf Line: 10
Info (12021): Found 1 design units, including 1 entities, in source file template.tdf
Info (12023): Found entity 1: LED_7seg_driver File: /home/zen/a-c4e6e10_exemple/AHDL_test/template.tdf Line: 3
Info (12021): Found 1 design units, including 1 entities, in source file 7seg_driver.tdf
Info (12023): Found entity 1: 7seg_driver File: /home/zen/a-c4e6e10_exemple/AHDL_test/7seg_driver.tdf Line: 1
Info (12021): Found 1 design units, including 1 entities, in source file test.tdf
Info (12023): Found entity 1: test File: /home/zen/a-c4e6e10_exemple/AHDL_test/test.tdf Line: 1
Info (12127): Elaborating entity "template" for the top level hierarchy
Info (12128): Elaborating entity "LED_7seg_driver" for hierarchy "LED_7seg_driver:inst"
Info (12128): Elaborating entity "7seg_driver" for hierarchy "LED_7seg_driver:inst|7seg_driver:$00000" File: /home/zen/a-c4e6e10_exemple/AHDL_test/template.tdf Line: 31
Info (12128): Elaborating entity "test" for hierarchy "test:inst4"
Warning (12001): Port "D[0][4]" does not exist in entity definition of "LED_7seg_driver". The port's range differs between the entity definition and its actual instantiation, "LED_7seg_driver:inst".
Warning (12001): Port "D[1][4]" does not exist in entity definition of "LED_7seg_driver". The port's range differs between the entity definition and its actual instantiation, "LED_7seg_driver:inst".
Warning (12001): Port "D[2][4]" does not exist in entity definition of "LED_7seg_driver". The port's range differs between the entity definition and its actual instantiation, "LED_7seg_driver:inst".
Warning (12001): Port "D[3][4]" does not exist in entity definition of "LED_7seg_driver". The port's range differs between the entity definition and its actual instantiation, "LED_7seg_driver:inst".
Warning (12001): Port "D[4][4]" does not exist in entity definition of "LED_7seg_driver". The port's range differs between the entity definition and its actual instantiation, "LED_7seg_driver:inst".
Warning (12001): Port "D[5][4]" does not exist in entity definition of "LED_7seg_driver". The port's range differs between the entity definition and its actual instantiation, "LED_7seg_driver:inst".
Warning (12001): Port "D[6][4]" does not exist in entity definition of "LED_7seg_driver". The port's range differs between the entity definition and its actual instantiation, "LED_7seg_driver:inst".
Warning (12001): Port "D[7][4]" does not exist in entity definition of "LED_7seg_driver". The port's range differs between the entity definition and its actual instantiation, "LED_7seg_driver:inst".
Warning (13024): Output pins are stuck at VCC or GND
Warning (13410): Pin "HEX[0]" is stuck at GND
Warning (13410): Pin "HEX[1]" is stuck at GND
Warning (13410): Pin "HEX[2]" is stuck at GND
Warning (13410): Pin "HEX[3]" is stuck at GND
Warning (13410): Pin "HEX[4]" is stuck at GND
Info (286030): Timing-Driven Synthesis is running
Info (16010): Generating hard_block partition "hard_block:auto_generated_inst"
Info (16011): Adding 0 node(s), including 0 DDIO, 0 PLL, 0 transceiver and 0 LCELL
Info (21057): Implemented 33 device resources after synthesis - the final resource count might be different
Info (21058): Implemented 2 input pins
Info (21059): Implemented 15 output pins
Info (21061): Implemented 16 logic cells
Info: Quartus Prime Analysis & Synthesis was successful. 0 errors, 22 warnings
Info: Peak virtual memory: 415 megabytes
Info: Processing ended: Sat Apr 24 03:42:16 2021
Info: Elapsed time: 00:00:09
Info: Total CPU time (on all processors): 00:00:23